# **STRx ATB digital control IP**

IP Design Report(AS)
Rev. 0.2 — 02 June 2021

**Design Report** 

#### **Document information**

| Content                       |
|-------------------------------|
| Sivakumar Y.V.R               |
| BL-RFP, <site></site>         |
| STRX, ATB Digital             |
| <abstract text=""></abstract> |
| <value></value>               |
| <code></code>                 |
| No                            |
|                               |

#### **Distribution information**

| Name | Department Address |
|------|--------------------|
|      |                    |
|      |                    |
|      |                    |

#### **Revision history**

| Rev | Date       | Description                                                                                                                                                                                                                                                                                                 |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.1 | 2019 01 06 | Initial template proposal for IP AS                                                                                                                                                                                                                                                                         |
| 0.2 | 2020 06 01 | Structure updated after review of RC_OSC design document. Still the old template, so another update is expected when the correct template becomes available; Structure based on assumption that a separate common control_top document is available in CNET (placeholder added); Integration section added. |



**STRX ATB digital** 

COMPANY INTERNAL IP Design Report

**Revision history** 

| Rev | Date | Description |
|-----|------|-------------|
|     |      |             |
|     |      |             |
|     |      |             |
|     |      |             |



COMPANY INTERNAL IP Design Report

## 1. ATB Digital

#### 1.1 Introduction

Control IPs for analog IPs are part of the RFE Dig. Figure 1 shows how a typical IP control module would be integrated in the RFE. It will be physically close to the analog IP, but it is part of RFE digital for supply and P&R.



Figure 1: Digital Control IP for analog IPs in the RFE system - generic overview

The common part of all these RFE digital IPs is ctrl\_top. The generic structure of ctrl\_top and all its subIPs is described in detail in References:REF6.

### 1.2 Purpose of this IP

This IP controls the settings for the analog ATB.

#### 1.3 IP architecture

ATB digital control consists of 2 parts: a control IP, named ida\_mmw\_rfe\_atb\_ctrl\_top and a functional part named ida\_mmw\_rfe\_atb\_func\_top. In the next sections these 2 subIPs will be addressed.

**IP Design Report** 

The block diagram of ATB-Dig and its relation to ATB-Ana are shown in Figure 2. Note: not all details of ctrl\_top are shown.



Figure 2: ATB DIG block diagram in its environment

#### 1.3.1 IP interfaces

This digital IP interfaces with the following other IPs:

- ATB analog
- SPIM\_CTRL
- ISM
- DFT control

See the Register map, Interface tab (References:REF5) for details.

#### 1.3.2 Debug/Spare outputs from dig\_top

For ATB, 6 debug outputs are currently used:

- Bit 0: adc1\_ready\_interrupt
- Bit 1: adc1\_timeout
- Bit 2 : adc2\_ready\_interrupt
- Bit 3 : adc2\_timeout
- Bit 4: adc1\_clock\_en
- Bit 5 : adc2\_clock\_en

**IP Design Report** 

adc1/2\_ready\_interrupt, adc\_1/2\_timeout flags are the <u>unlatched</u> versions, straight from the analog IP. The spare outputs and spare inputs are unused. All unused outputs are tied off to 0; All unused inputs are dangling.

## 2. ATB ctrl\_top

The IP control module will consist of the following subblocks:

- 1. Clock and reset generation unit
- 2. SPI slave with SPI2APB bridge
- 3. Register block with APB interface
- 4. CRC checker for the registers
- 5. OCII interface
- 6. ATB 1-hot decoder
- 7. Glue logic, handling the flags from the analog IP, OR-ing the power controls, etc.



Figure 3: Generic view on a control IP (ctrl\_top)

The register excel is the single source for most subblocks: register block, OCII, CRC are all generated based on this excel. Also the control IP interface will be included in the same excel, to avoid inconsistencies. The register map can be found on Collabnet, see also References:REF5.

**IP Design Report** 

#### 2.1 Clock and reset generation unit

This is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_clk\_rst\_sync. Details of this subIP are provided in References:REF6.

#### 2.2 SPI slave with SPI2APB bridge

The SPI slave is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_spi\_to\_apb. Details of this subIP are provided in References:REF6.

#### 2.3 Register block

The register block will be generated using the Magillem tool flow. The input will be the IP excel file describing all registers, their widths, offset etc. The register excel for this IP can be found in References:REF5

Details of this subIP are provided in References:REF6.

#### 2.4 CRC checker

The CRC block will be generated from the Register map using the Magillem tool flow. The core of the subIP uses a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_reg\_crc.

Details of this subIP are provided in References:REF6.

#### 2.5 OCII interface

The OCII subIP is generated using the OCII tool in ida\_ocii\_global\_lib - ida\_global\_ocii\_generator\_GEN2. This tool uses the OCII tab in the Register map. Details of this subIP are provided in References:REF6.

### 2.6 ATB 1-hot decoder

The ATB 1HOT decoder is a standard subIP from ida\_mmw\_rfe\_shared\_dig\_lib: ida\_mmw\_rfe\_atb\_sel\_dec.

Details of this subIP are provided in References:REF6.

#### 2.7 Glue logic

The glue logic will be generated from the Register map using the Magillem tool flow.

The glue logic may contain various logic functions, as described in References: REF6.

- FuSa: Error flag masking, forcing, resetting
- Power-down/soft reset handling
- LDO bypass masking (from SPIM\_CTRL)
- Profile muxing → not relevant for this IP
- Dynamic controls: PON control OR-ing (from Timing Engine and register map)
   → not relevant for this IP
- PON status flag towards ISM

<DOC\_ID>

**IP Design Report** 

In this section the deviations from the common ctrl\_top glue control will be explained.

#### 2.7.1 FuSa: Error masking, forcing, resetting

This IP has both analog and digital error flags.

All glue for force/reset/masking is according to the standard implementation. Note that there are also some non-FuSa flags. These are not handled inside the glue logic. See section Error! Reference source not found. for details.

#### 2.7.2 Power-down/soft reset handling

Standard implementation as described in References: REF6.

#### 2.7.3 LDO bypass/cap ctl masking

Like all IPs, the ATB contains controls that are OFF by default, and that should not be accidentally switched ON by SW. LDO bypass and cap\_ctl (for Voltage stress) controls are in this section. Therefore a control from the SPIM, Ido global bypass atb, is used to mask the LDO bypass register fields. Only if both controls are set to 1, the Ido\_bypass output to the ATB will be set. A similar protection scheme is in place for all LDO\_CAP\_CTL fields, using the SPIM control Ido\_global\_cap\_ctl\_atb.

#### 2.7.4 Profile multiplexing

Not relevant for the ATB

#### 2.7.5 Dynamic controls from Timing Engine

Not relevant for the ATB

#### 2.7.6 PON flag towards ISM

The PON flag towards the ISM is an AND combination of the levelshifter enable pon ctl pon is and all LDO enables.

In case of the ADC, part of the LDO enables are coming from the registers (LDOs that are NOT dynamically controlled.

The non-dynamic LDO enables are:

- ldo\_0\_ena\_ldo1v35
- ldo 0 ena ldo0v9
- pon\_ls\_adc\_atb2

- pon\_ls\_adc\_atb1
- pon\_ls\_atb

#### **ATB** functional

ATB Analog IP is having ADC, to sample the DC values of selected nodes across IP. The selection of the IP is done in SPIM\_ISM IP. ADC data sampling and data averaging is implemented in ATB Functional block.

#### 3.1 ADC CLK Generation:

ATB Analog ADC will be enabled when the register bit

ADC CTL FUNC(ADC1/2 CLOCK EN) set to '1'. ATB Functional block generates the

ADC CLK of different clock frequencies 5 MHz, 4 MHz and 2.5 MHz based on the configuration set on ADC\_CTL\_FUNC(ADC1/2\_CLOCK\_DIV) and Duty cycle of 50 % and 75 % based on the configuration set on

<DOC\_ID>

COMPANY INTERNAL IP Design Report

#### ADC\_CTL\_FUNC(ADC1/2\_DUTY\_CYCLE\_SET).

ADC clock generation will be handled via state machine.

#### 3.1.1 ADC CLK generation FSM:



Figure 4 ADC CLK Generation Block Diagram



Figure 5 ADC CLK Generation FSM

#### 3.2 ADC Data Averaging:

ADC data averaging is done in different modes.

**IP Design Report** 

#### 3.2.1 MONO:

MONO mode is selected when the register bit

**ADC\_CTL\_FUNC(ADC1/2\_CONT\_MONO)** to be set to '0'. In this mono mode there are 2 modes Average enable and Average dis-able.

ADC\_RAW\_SAMPLE: ADC\_OBS1(ADC1/2\_DATA\_OUT) will update this register when

ADC1/2\_READY (atb1\_adc\_ready\_int) signal received from Analog ATB IP is set to '1'. ADC data (atb\_adc1\_data\_out\_ana) received from the Analog IP will be latched in this register on the falling edge of the ADC1/2\_READY.

Average enable ADC\_CTL\_FUNC (ADC1/2\_AVE\_EN): When Average mode is enabled ATB, Functional block generates 16 ADC CLK. The sampled ADC data is averaged as follows

ADC\_AVERGAE\_2: **ADC\_AVE\_OBS2**(ADC1/2\_DATA\_OUT\_2) registers will update with average of last 2 ADC samples. Hence this register will update 8 times with new values

ADC\_AVERGAE\_4: **ADC\_AVE\_OBS4(**ADC1/2\_DATA\_OUT\_4) registers will update with average of last 4 ADC samples, Hence this register will update 4 times with new values

ADC\_AVERAGE\_8: **ADC\_AVE\_OBS8(**ADC1/2\_DATA\_OUT\_8) registers will update with average of last 8 ADC samples, Hence this register will update 2 times with new values.

ADC\_AVERAGE\_16: **ADC\_AVE\_OBS16**(ADC1/2\_DATA\_OUT\_16) register will update with average of last 16 ADC samples. Hence this register will update only 1 time.

An interrupt is generated towards SPIM\_ISM block once 16 ADC samples latched and average is done.

Average dis-able ADC\_CTL\_FUNC (ADC1/2\_AVE\_EN): When Average mode is disabled ATB Functional block generate 1 ADC CLK. The sampled ADC values is stored in register ADC\_OBS1(ADC1/2\_DATA\_OUT). To re-initiate ADC sampled user need to set ADC\_CTL\_FUNC(ADC1/2\_CLOCK\_EN) set to '1'.

#### 3.2.2 CONT:

CONT mode is selected when the register bit ADC\_CTL\_FUNC(ADC1/2\_CONT\_MONO) to be set to '1' and average enable bit in the register ADC\_CTL\_FUNC (ADC1/2\_AVE\_EN) to be set to '1'. In this mode ATB Functional block generates ADC CLK continuously until ADC\_CTL\_FUNC(ADC1/2\_CONT\_MONO) bit is set to '0'.

ADC\_AVERGAE\_2: **ADC\_AVE\_OBS2(ADC1/2\_DATA\_OUT\_2)** registers will update with average of last 2 ADC samples. Hence this register will update 8 times with new values.

ADC\_AVERGAE\_4: **ADC\_AVE\_OBS4(ADC1/2\_DATA\_OUT\_4)** registers will update with average of last 4 ADC samples, Hence this register will update 4 times with new values.

ADC\_AVERAGE\_8: **ADC\_AVE\_OBS8(ADC1/2\_DATA\_OUT\_8)** registers will update with average of last 8 ADC samples,

Hence this register will update 2 times with new values.

9 of 15

ADC\_AVERAGE\_16: **ADC\_AVE\_OBS16(ADC1/2\_DATA\_OUT\_16)** register will update with average of last 16 ADC samples. Hence this register will update only one time.

All above register will hold previous averaged ADC values until the next 16 cycles going to start. An interrupt is generated towards SPIM\_ISM block once 16 samples of ADC data is latched and averaged is done.

#### 3.2.3 ADC Data Averaging FSM:



Figure 6 ADC Data Averaging FSM

10 of 15

**IP Design Report** 

# 4. Integration

# 4.1 Critical timing

This is a plain SPI IP. No critical timing for any signals.

# 4.2 Special considerations



**IP Design Report** 

# 5. References

**COMPANY INTERNAL** 

Table 1: references

| Ref    | Document section        | Document description            | Document Link |
|--------|-------------------------|---------------------------------|---------------|
| number |                         |                                 |               |
| 1.     | RFE Control and Digital | RFE IP power controls           | REF1 [link]   |
| 2.     | RFE Control and Digital | RFE IP guidelines for registers | REF2 [link]   |
| 3.     | RFE Control and Digital | M7 interface and SPI            | REF3 [link]   |
| 4.     | References              | OCII specification              | REF4 [link]   |
| 5.     | Reg map XLS for all IPs | ATB register map                | REF5 [ LINK]  |
| 6.     | IP design document      | Common control top              | placeholder   |



12 of 15

**IP Design Report** 

# 6. List of figures

| Figure 1: Digital Control IP for analog IPs in the RFE |    |
|--------------------------------------------------------|----|
| system – generic overview                              | 3  |
| Figure 2: ATB DIG block diagram in its environment     | 4  |
| Figure 3: Generic view on a control IP (ctrl_top)      | 5  |
| Figure 4 ADC CLK Generation Block Diagram              | 8  |
| Figure 5 ADC CLK Generation FSM                        | 8  |
| Figure 6 ADC Data Averaging FSM                        | 10 |
|                                                        |    |



**IP Design Report** 

# 7. List of tables

Table 1: references ......12



<DOC\_ID>

#### 8. Content

| 1.    | ATB Digital                             | 3  |
|-------|-----------------------------------------|----|
| 1.1   | Introduction                            | 3  |
| 1.2   | Purpose of this IP                      | 3  |
| 1.3   | IP architecture                         | 3  |
| 1.3.1 | IP interfaces                           | 4  |
| 1.3.2 | Debug/Spare outputs from dig_top        | 4  |
| 2.    | ATB ctrl_top                            | 5  |
| 2.1   | Clock and reset generation unit         | 6  |
| 2.2   | SPI slave with SPI2APB bridge           | 6  |
| 2.3   | Register block                          | 6  |
| 2.4   | CRC checker                             |    |
| 2.5   | OCII interface                          |    |
| 2.6   | ATB 1-hot decoder                       |    |
| 2.7   | Glue logic                              |    |
| 2.7.1 | FuSa: Error masking, forcing, resetting |    |
| 2.7.2 | Power-down/soft reset handling          |    |
| 2.7.3 | LDO bypass/cap_ctl masking              |    |
| 2.7.4 | Profile multiplexing                    |    |
| 2.7.5 | Dynamic controls from Timing Engine     |    |
| 2.7.6 | PON flag towards ISM                    |    |
| 3.    | ATB functional                          |    |
| 3.1   | ADC CLK Generation:                     | 7  |
| 3.1.1 | ADC CLK generation FSM:                 | 8  |
| 3.2   | ADC Data Averaging:                     | 8  |
| 3.2.1 | MONO:                                   |    |
| 3.2.2 | CONT:                                   |    |
| 3.2.3 | ADC Data Averaging FSM:                 |    |
| 4.    | Integration                             |    |
| 4.1   | Critical timing                         | 11 |
| 4.2   | Special considerations                  | 11 |
| 5.    | References                              |    |
| 6.    | List of figures                         | 13 |
| 7.    | List of tables                          |    |
| 8.    | Content                                 | 15 |



© NXP B.V. 2020.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com